Mixed Signal Logic Design Engineer

Intel

Education
Benefits
Special Commitments

Job Details:

Job Description: 

The Client Engineering Group is looking for an energetic and passionate Logic Design Engineer who will work on high-speed digital design targeted towards low power optimized IP implementations. You will be responsible for Overseeing definition, design, verification and your responsibilities will include but are not limited to- implementing RTL in System Verilog, setting up Automation flows for IP Logic Design , ensuring RTL quality via Front End tools like Lint, CDC, VCLP, Synthesis QA checks etc, creating FE packages for IP milestones that meet SoC Collateral requirements, create innovative automated solutions to help Logic Design in areas like Coverage closure, timing convergence etc. You will also have an opportunity to work on ensuring the RTL quality of IP is high and will contribute to automating various Front End Tool, Flows and Methods. You will be able to utilize your scripting skills to innovate the IP RTL delivery to Validation teams, Backend Teams as well as SoC teams. The ideal candidate should exhibit behavioral traits that indicate: Excellent written and verbal communication skills are critical on a small, fast-moving team. As part of a growing, dynamic new business, the candidate must be successful working with many cross functional teams and manage multiple tasks and changing requirements, in an innovative environment.Objectives of the position? Own and deliver the logic design of Mixed Signal IPs.? Continuously drive the Turnaround time, robustness of Logic design via Architecture engagement and Tools/Methodology improvements.? Drive area/power of IPs and come up with improvements on IP Area/Power metrics.? Critical Decision making on Technical issues.

Qualifications:

The successful candidate will possess a BS, MS degree with a 5-10 years of relevant industry experience.Additional qualifications ideally include: Strong scripting skills, experience in working with Front End design tools, Synthesis, Low power design, understanding analog design concerns and driving to an optimal solution between analog and digital designs, familiarity with pre-silicon and post-silicon validation.? Experience in the following areas/ skills are desired:? DDR Design domain knowledge? Strong communicator ? Git/Perforce/CVS know how? Perl/Python/TCL? Spyglass Lint, CDC, DFT, VCLP,? Logic design using System Verilog? Low-power design using UPF and clock gating? Multiple clock domain design? State machine design? Simulation and debug experience using VCS/Verdi? Synthesis and speed path debug

Job Type:

Experienced Hire

Shift:

Shift 1 (India)

Primary Location: 

India, Bangalore

Additional Locations:

Business group:

The Client Engineering group (CEG) is a worldwide organization focused on the development and integration of SOCs, and critical IPs that power Intel's leadership products, driving the Client roadmap for CCG, and invest in future disruptive technologies.

Posting Statement:

All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.

Position of Trust

N/A

Work Model for this Role

This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. In certain circumstances the work model may change to accommodate business needs.

Read Full Description
Confirmed 2 hours ago. Posted 30+ days ago.

Discover Similar Jobs

Suggested Articles